Combinational logic

$$\bullet \quad \forall = f(A,B,\dots)$$

## Arithmetic Circuits

$$\begin{array}{cccc}
C_{n-1} & \cdots & C_2 & C_1 & C_0 \\
A_{n-1} & \cdots & A_2 & A_1 & A_0 \\
+ & B_{n-1} & \cdots & B_2 & B_1 & B_0 \\
\hline
S_{n-1} & \cdots & S_2 & S_1 & S_0
\end{array}$$

Note

Sum of products? 
$$\Rightarrow$$
 fast  $\circ$ :

 $B_{31}A_{31}...B_{1}B_{0}A_{0}S_{31}...S_{2}S_{1}S_{0}$ 
 $A_{31}A_{31}...B_{1}B_{0}B_{0}B_{0}S_{31}...S_{2}S_{1}S_{0}$ 

$$\begin{array}{cccc}
C_{n-1} & \cdots & C_{2} & C_{1} \\
A_{n-1} & \cdots & A_{2} & A_{1} & A_{0} \\
B_{n-1} & \cdots & B_{2} & B_{3} & B_{0}
\end{array}$$

$$S_{n-1} & \cdots & S_{2} & S_{1} & S_{0}$$

| A. B. | So C      |
|-------|-----------|
| 001   | 0 0 0 0 1 |

$$S_6 = A_0 \oplus B_0$$
 $C_1 = A_0 \cdot B_0$ 

Half Adder

$$S = A \oplus B$$

























Selects from four nobit inputs.
For each AiBiCiDi, replicate circuit
on previous slide (but use same decoder).



$$A_{1}$$

$$B_{1}$$

$$C_{2}$$

$$A_{3}$$

$$B_{3}$$

$$C_{3}$$

$$C_{4}$$

$$C_{4}$$

$$C_{5}$$

$$C_{5$$

How to speed up the adder?



Does this Speed it up ? No.

Many adders have been proposed:

Small, Slow

- ripple

- conditional Sum

(previous slide shows basic
idea only)

- Sum of products

big, fast

## Subtraction

$$x - y = x + (-y)$$
invert bits and add 1







$$A_{n-1} \dots A_{n} A_{n} A_{n}$$

$$B_{n-1} \dots B_{n} B_{n} B_{n}$$

$$S_{n-1} \dots S_{n} S_{n} S_{n}$$

$$A = 32$$



| Binvart | A31 | B <sub>31</sub> | 531  | overflow | \<br>\ |
|---------|-----|-----------------|------|----------|--------|
|         |     |                 |      |          |        |
|         | See | Exercis         | es à | 2        |        |

More operators: bit-wise AND, OR



the fast adder implementation to the adder part

Arithmetic Logic Unit (ALU)

